Part Number Hot Search : 
AG5J15RE BR605 100GP MG720 1VTAK 82531140 2SD2114K PBSS4350
Product Description
Full Text Search
 

To Download SI4133G-XM2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. 1.2 5/03 copyright ? 2003 by silicon laboratories si4133gx2-ds12 si4133g-x2 d ual -b and rf s ynthesizer w ith i ntegrated vco s f or gsm and gprs w ireless c ommunications features applications description the si4133g-x2 is a monolithic integrat ed circuit that performs both if and dual-band rf synthesis for gsm and gprs wireless communications applications. the si4133g-x2 includes thr ee vcos, loop filters, reference and vco dividers, and phase detectors. divider and powerdown settings are programmable through a three-wire serial interface. functional block diagram dual-band rf synthesizers rf1: 900 mhz to 1.8 ghz rf2: 750 mhz to 1.5 ghz if synthesizer 1070.4, 1080, and 1089.6 mhz integrated vcos, loop filters, varactors, and resonators minimal number of external components required optimized for use with hitachi bright2+ transceiver settling time < 150 s low phase noise programmable powerdown modes 1 a standby current 18 ma typical supply current 2.7 to 3.6 v operation packages: 24-pin tssop and 28-pin mlp gsm 850, e-gsm 900, dcs 1800, and pcs 1900 cellular telephones gprs data terminals hscsd data terminals ifout ifla iflb rfout xin pwdn sdata sclk sen if rf2 rf1 powerdown control reference amplifier serial interface auxout n n n phase detector 22-bit data register test mux rflc rfld rfla rflb phase detector phase detector 65 patents pending ordering information see page 24. pin assignments si4133g-xt2 SI4133G-XM2 si4133g-xt2 124 223 322 421 520 619 718 817 916 10 15 11 14 12 13 sclk sdata gndr rfld rflc rflb gndr rfla gndr gndr rfout vddr sen vddi ifout gndi iflb ifla gndd vddd gndd xin pwdn auxout gnd pad sclk sdata gndr rfld rflc rflb gndr rfla rfout vddr sen vddi ifout gndi iflb ifla gndd vddd gndd xin pwdn auxout 21 20 19 18 17 16 15 8 9 10 11 12 13 14 28 27 26 25 24 23 22 1 2 3 4 5 6 7 gndr gndr gndr gndd gndi gndr
si4133g-x2 2 rev. 1.2
si4133g-x2 rev. 1.2 3 t able of c ontents section page electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 typical application circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 serial interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 setting the vco center freque ncies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 self-tuning algorithm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 output frequencies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 pll loop dynamics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 rf and if outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 reference frequency amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 powerdown modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 auxiliary output (auxout) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 control registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 pin descriptions: si4133g-xt2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 pin descriptions: SI4133G-XM2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 ordering guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 package outline: si4133g-xt2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 package outline: SI4133G-XM2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 document change list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 contact information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 8
si4133g-x2 4 rev. 1.2 electrical specifications table 1. recommended operating conditions parameter symbol test condition min typ max unit ambient temperature t a ?20 25 85 c supply voltage v dd 2.7 3.0 3.6 v supply voltages difference v ? (v ddr ? v ddd ), (v ddi ? v ddd ) ?0.3 ? 0.3 v note: all minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. typical values apply at 3.0 v and an operating temperature of 25 c un less otherwise stated. table 2. absolute maximum ratings 1,2 parameter symbol value unit dc supply voltage v dd ?0.5 to 4.0 v input current 3 i in 10 ma input voltage 3 v in -0.3 to v dd +0.3 v storage temperature range t stg ?55 to 150 o c notes: 1. permanent device damage may occur if the above absolu te maximum ratings are exceeded. functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. this device is a high performance rf integrated circ uit with an esd rating of < 2 kv. handling and assembly of this device should be done only at esd-protected workstations. 3. for signals sclk, sdata, sen , pwdn , and xin.
si4133g-x2 rev. 1.2 5 table 3. dc characteristics (v dd = 2.7 to 3.6 v, t a = ?20 to 85 c) parameter symbol test condition min typ max unit total supply current 1 rf1 and if operating ? 18 31 ma rf1 mode supply current 1 ?1317ma rf2 mode supply current 1 ?1217ma if mode supply current 1 ?1014ma standby current pwdn ?1 ?a high level input voltage 2 v ih 0.7 v dd ??v low level input voltage 2 v il ? ? 0.3 v dd v high level input current 2 i ih v ih = 3.6 v, v dd = 3.6 v ?10 ? 10 a low level input current 2 i il v il = 0 v, v dd = 3.6 v ?10 ? 10 a high level output voltage 3 v oh i oh = ?500 a v dd ?0.4 ? ? v low level output voltage 3 v ol i oh = 500 a ? ? 0.4 v notes: 1. rf1 = 1.55 ghz, rf2 = 1.2 ghz, if = 1080 mhz 2. for signals sclk, sdata, sen , and pwdn . 3. for signal auxout.
si4133g-x2 6 rev. 1.2 figure 1. sclk timing diagram table 4. serial interface timing (v dd = 2.7 to 3.6 v, t a = ?20 to 85 c) parameter 1 symbol test condition min typ max unit sclk cycle time t clk figure 1 40 ? ? ns sclk rise time t r figure 1 ? ? 50 ns sclk fall time t f figure 1 ? ? 50 ns sclk high time t h figure 1 10 ? ? ns sclk low time t l figure 1 10 ? ? ns sdata setup time to sclk 2 t su figure 2 5 ? ? ns sdata hold time from sclk 2 t hold figure 2 0 ? ? ns sen to sclk delay time 2 t en1 figure 2 10 ? ? ns sclk to sen delay time 2 t en2 figure 2 12 ? ? ns sen to sclk delay time 2 t en3 figure 2 12 ? ? ns sen pulse width t w figure 2 10 ? ? ns notes: 1. all timing is referenced to the 50% level of the waveform, unless otherwise noted. 2. timing is not referenced to 50% level of waveform. see figure 2. sclk 80% 20% 50% t r t f t l t clk t h
si4133g-x2 rev. 1.2 7 figure 2. serial interface timing diagram figure 3. serial word format d17 d16 d15 a1 a0 t su t en1 t hold t w t en2 t en3 sclk sdata sen d 17 d 16 d 15 d 14 d 13 d 12 d 11 d 10 d 9 d 8 d 7 d 6 d 5 d 4 d 3 d 2 d 1 d 0 a 3 a 2 a 1 a 0 data field address field first bit clocked in last bit clocked in
si4133g-x2 8 rev. 1.2 table 5. rf and if synthesizer characteristics (v dd = 2.7 to 3.6 v, t a = ?20 to 85 c) parameter 1 symbol test condition min typ max unit xin input frequency f ref ?13 ?mhz reference amplifier sensitivity v ref 0.5 ? v dd +0.3 v pp internal phase detector frequency f f = f ref /65 200 khz rf1 vco center frequency range f cen 947 ? 1720 mhz rf2 vco center frequency range f cen 789 ? 1429 mhz ifout center frequency f cen ?1080 ? mhz tuning range from f cen note: l ext 10% ?5 ? 5 % rf1 vco pushing open loop ? 0.5 ? mhz/v rf2 vco pushing ? 0.4 ? mhz/v if vco pushing ? 0.3 ? mhz/v rf1 vco pulling vswr = 2:1, all phases, open loop ?0.4 ?mhz pp rf2 vco pulling ? 0.1 ? mhz pp if vco pulling ? 0.1 ? mhz pp rf1 phase noise 1 mhz offset ? ?132 ? dbc/hz 3 mhz offset ? ?142 ? dbc/hz rf2 phase noise 1 mhz offset ? ?134 ? dbc/hz 3 mhz offset ? ?144 ? dbc/hz if phase noise 100 khz offset ? ?117 ? dbc/hz rf1 integrated phase error 100 hz to 100 khz ? 0.9 ? deg rms rf1 harmonic suppression second harmonic ? ?26 ? dbc rf2 harmonic suppression ? ?26 ? dbc if harmonic suppression ? ?26 ? dbc rfout power level z l = 50 ? ?7 ?2 1 dbm ifout power level z l = 50 ? ?10 ?6 ?3 dbm notes: 1. rf1 = 1.55 ghz, rf2 = 1.4 ghz, if = 1080 mhz for all parameters unless otherwise noted. 2. from powerup request (pwdn or sen during a write of 1 to bits pdib and pdrb in register 2) to rf and if synthesizers ready (settled to within 0.1 ppm frequency error). typical settling time to 5 degrees phase error is 120 s. 3. from powerdown request (pwdn , or sen during a write of 0 to bits pdib and p drb in register 2) to supply current equal to i pwdn .
si4133g-x2 rev. 1.2 9 figure 4. software power management timing diagram figure 5. hardware power management timing diagram rf1 reference spurs offset = 200 khz ? ?70 ? dbc offset = 400 khz ? ?75 ? dbc offset = 600 khz ? ?80 ? dbc r f2 reference spurs offset = 200 khz ? ?75 ? dbc offset = 400 khz ? ?80 ? dbc offset = 600 khz ? ?80 ? dbc powerup request to synthesizer ready time, rf1, rf2, if 2 t pup figures 5, 4 ? 140 ? s powerdown request to synthesizer off time 3 t pdn figures 5, 4 ? ? 100 ns table 5. rf and if synthesizer characteristics (continued) (v dd = 2.7 to 3.6 v, t a = ?20 to 85 c) parameter 1 symbol test condition min typ max unit notes: 1. rf1 = 1.55 ghz, rf2 = 1.4 ghz, if = 1080 mhz for all parameters unless otherwise noted. 2. from powerup request (pwdn or sen during a write of 1 to bits pdib and pdrb in register 2) to rf and if synthesizers ready (settled to within 0.1 ppm frequency error). typical settling time to 5 degrees phase error is 120 s. 3. from powerdown request (pwdn , or sen during a write of 0 to bits pdib and p drb in register 2) to supply current equal to i pwdn . pdrb = 0 pdib = 0 pdrb = 1 pdib = 1 t pup t pdn i t i pwdn sen sdata rf and if synthesizers settled to within 0.1 ppm frequency error. t pup t pdn i t i pwdn pwdn rf and if synthesizers settled to within 0.1 ppm frequency error.
si4133g-x2 10 rev. 1.2 figure 6. typical transient response rf1 at 1.6 ghz with 200 khz phase detector update frequency a offset trace a: ch1 fm gate time 133.59375 us 800 hz real 160 hz /div -800 hz axis is 0.1 ppm/div start: 0 s stop: 299.21875 us
si4133g-x2 rev. 1.2 11 figure 7. typical rf1 phase noise at 1.6 ghz with 200 khz phase detector update frequency figure 8. typical rf1 spurious response at 1.6 ghz with 200 khz phase detector update frequency
si4133g-x2 12 rev. 1.2 figure 9. typical rf2 phase noise at 1.2 ghz with 200 khz phase detector update frequency figure 10. typical rf2 spurious response at 1.2 ghz with 200 khz phase detector update frequency
si4133g-x2 rev. 1.2 13 figure 11. typical if phase noise at 1080 mhz with 200 khz phase detector update frequency figure 12. if spurious response at 1080 mhz with 200 khz phase detector update frequency
si4133g-x2 14 rev. 1.2 typical application circuits figure 13. si4133g-xt2 figure 14. SI4133G-XM2 sclk sdata gndr rfld rflc gndr rflb rfla gndr gndr rfout vddr sen vddi ifout gndi iflb ifla gndd vddd gndd xin pwdn auxout 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 si4133g-xt2 rfout 560 pf 2 nh printed trace inductors ifout 560 pf 18 nh auxout external clock 560 pf from system controller 0.022 0.022 v dd 0.022 f v dd pwdn v dd f f printed t race inductor or chip inductor v dd 4 5 6 7 1 2 3 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 SI4133G-XM2 gndi iflb ifla gndd vddd gndd xin gndr rfld rflc gndr rflb rfla gndr external clock from system controller v dd v dd ifout auxout rfout 0.022 f 0.022 f 0.022 f printed trace inductors 560 pf 560 pf 18 nh 2 nh 560 pf gndr gndr rfout vddr auxout pwdn gndd gndr sdata sclk vddi ifout gndi pwdn sen printed trace inductor or chip inductor
si4133g-x2 rev. 1.2 15 functional description the si4133g-x2 is a monolithi c integrated circuit that performs if and dual-band rf synthesis for many wireless applications such as gsm 850, e-gsm 900, dcs 1800, and pcs 1900. its fast transient response also makes the si4133g-x2 especially well suited to gprs and hscsd multislot applications where channel switching and settling times are critical. this integrated circuit (ic), with a minimum number of external components, is all that is necessary to implement the frequency synthesis function. the si4133g-x2 has three complete phase-locked loops (plls) with integr ated voltage-controlled oscillators (vcos). the lo w phase noise of the vcos makes the si4133g-x2 suitable for use in demanding cellular applications. phase detectors, loop filters, and reference dividers are also integrated. the ic is programmed through a three-wire serial interface. one pll is provided for if synthesis, and two plls are provided for dual-band rf synthesis. one rf vco is optimized to have its center frequency set between 947 and 1720 mhz, whereas the second rf vco is optimized to have its center frequency set between 789 and 1429 mhz. each rf pll can adjust its output frequency by 5% relative to its vco?s center frequency. the if vco is optimized to have its center frequency set to 1080 mhz. three settings are provided for if output frequencies of 1070.4, 1080 and 1089.6 mhz. the center frequency of each of the three vcos is set by the connection of an external inductance. inaccuracies in the value of the inductance are compensated for by the si4133g-x2?s proprietary self- tuning algorithm. this algorithm is initiated each time the pll is powered-up (by either the pwdn pin or by software) and/or each time a new output frequency is programmed. the two rf plls share a common output pin, so only one pll is active at a time. because the two vcos can be set to have widely separated center frequencies, the rf output can be programmed to service different frequency bands, therefore the si4133g-x2 ideal for use in dual-band cellular handsets. the unique pll architecture used in the si4133g-x2 produces a transient response that is superior in speed to fractional-n architectures without suffering the high phase noise or spurious modulation effects often associated with those designs. serial interface the si4133g-x2 is programmed serially with 22-bit words comprised of 18-bit data fields and 4-bit address fields. figure 3 on page 7 shows the format of the serial interface. a timing diagram fo r the serial word is shown in figure 2 on page 7. when the serial interface is enabled (i.e., when sen is low) data and address bits on the sdata pin are clocked into an internal shift register on the rising edge of sclk. data in the shift register is then transferred on the rising edge of sen into the internal data register addressed in the address field. the serial word is disabled when sen is high. table 9 on page 19 summarizes the data register functions and addresses. it is not necessary (although it is permissible) to clock into the internal shift register any leading bits that are ?don?t cares?. setting the vco center frequencies the plls can adjust the if and rf output frequencies 5% with respect to their vc o center frequencies. each center frequency is established by the value of an external inductance connected to the respective vco. manufacturing tolerances of 10% for the external inductances are acceptable. the si4133g-x2 compensates for inaccuracies in each inductance by executing a self-tuning algorithm following powerup or following a change in the programmed output frequency. because the total tank inductance is in the low nh range, the inductance of the package must be considered in determining the correct external inductance. the total inductance (l tot ) presented to each vco is the sum of the external inductance (l ext ) and the package inductance (l pkg ). each vco has a nominal capacitance (c nom ) in parallel with the total inductance, and the center frequency is as follows: or f cen 1 l tot c nom 2 ------------------------------------------- - = f cen 1 l pkg cl ext + () c nom 2 ------------------------------------------------------------------------- =
si4133g-x2 16 rev. 1.2 tables 6 and 7 summarize these characteristics for each vco. figure 15. external inductance connection as a design example, consider a design that is required to synthesize frequencies in a 25 mhz band between 1120 and 1145 mhz. the center frequency should be defined as midway between the two extremes, or 1132.5 mhz. the pll can adjust the vco output frequency 5% of the center frequency, or 56.6 mhz of 1132.5 mhz (i.e., from approximately 1076 to 1189 mhz, more than enough for this example). the rf2 vco has a c nom of 4.8 pf, and a 4.1 nh inductance in parallel with th is capacitance yields the required center frequency. an external inductance of 1.8 nh should be connect ed between rflc and rfld as shown in figure 15. this, in addition to 2.3 nh of package inductance, presents the correct total inductance to the vco. in manufacturing, the external inductance can vary 10% of its nominal value and the si4133g-x2 corrects for the variation with the self- tuning algorithm. in most cases the requisite value of the external inductance is small enough to utilize a pc board trace. during initial board layout, a length of trace approximating the required inductance can be used. for more information, refer to an31: inductor design for the si41xx synthesizer family. self-tuning algorithm the self-tuning algorithm is initiated immediately following powerup of a pll or, if the pll is already powered, following a change in its programmed output frequency. this algorithm attempts to tune the vco so that its free-running frequency is near the required output frequency. the algorithm compensates for manufacturing tolerance errors in the value of the external inductance connected to the vco. it also reduces the frequency error for which the pll must correct to get precisely the required output frequency. the self-tuning algorithm le aves the vco oscillating at a frequency in error by less than 1% of the required output frequency. after self-tuning, the pll c ontrols the vco oscillation frequency. the pll completes frequency locking, eliminating remaining frequency error. from then on, it maintains frequency-lock, compensating for effects caused by temperature and supply voltage variations. the si4133g-x2?s self-tuning algorithm compensates for component value errors at any temperature within the specified temp erature range. howe ver, the ability of the pll to compensate for drift in component values that occur after self-tuning is limited. for external inductances with temperature coefficients approximately 150 ppm/ o c, the pll can maintain lock for changes in temperature of approximately 30 o c. applications where the pll is regularly powered down or switched between channels minimize or eliminate the potential effects of temperature drift because the vco is re-tuned when it is powered up or when a new frequency is programmed. in applications where the ambient temperature can drift substantially after self- tuning, it may be necessary to monitor the ldetb (lock- detect bar) signal on the auxout pin to determine the locking state of the pll. (see the auxiliary output section below for how to select ldetb.) table 6. si4133g-xt2 vco characteristics vco f cen range (mhz) c nom (pf) l pkg (nh) l ext range (nh) min max min max rf1 947 1720 4.3 2.0 0.0 4.6 rf2 789 1429 4.8 2.3 0.3 6.2 if 1080 6.5 2.1 1.2 table 7. SI4133G-XM2 vco characteristics vco f cen range (mhz) c nom (pf) l pkg (nh) l ext range (nh) min max min max rf1 947 1720 4.3 1.5 0.5 5.1 rf2 789 1429 4.8 1.5 1.1 7.0 if 1080 6.5 1.6 1.7 l pkg 2 l pkg 2 l ext SI4133G-XM2
si4133g-x2 rev. 1.2 17 the ldetb signal is low after self-tuning has completed but rises when either the if or rf pll nears the limit of its compensation range (ldetb is also high when either pll is executing the self-tuning algorithm). the output frequency is still locked wh en ldetb goes high, but the pll eventually loses lock if the temperature continues to drift in the same direction. therefore, if ldetb goes high both the if and rf plls should promptly be re- tuned by initiating the self-tuning algorithm. output frequencies the if and rf output frequencies are set by programming the n-divider registers. each rf pll has its own n register and can be programmed independently. all three pll r-dividers are fixed at r=65 to yield a 200 khz phase detector update rate from a 13 mhz reference frequency. programming the n-divider register for either rf1 or rf2 automatically selects the associated output. the reference frequency on the xin pin is divided by r and this signal is input to the pll?s phase detector. the other input to the phase detector is the pll?s vco output frequency divided by n. the pll acts to make these frequencies equal. that is, after an initial transient or for xin = 13 mhz this simplifies to the integer n is set by programming the rf1 n-divider register (register 3), the rf2 n-divider register (register 4), and the if n-divider register (register 5). each n-divider is implemented as a conventional high speed divider. that is, it consists of a dual-modulus prescaler, a swallow counter, and a lower speed synchronous counter. however, the calculation of these values is done automatically. only the appropriate n value must be programmed pll loop dynamics the transient response for each pll is optimized for a gsm application. vco gain, phase detector gain, and loop filter characteristics are not programmable. the settling time for each pll is directly proportional to its phase detector update period t (t equals 1/f ). for a gsm application with a 13 mhz reference frequency, the rf and if plls t =5 s. during the first 6.5 update periods, the si4133g-x2 executes the self- tuning algorithm. thereafter the pll controls the output frequency. because of the unique architecture of the si4133g-x2 plls, the time required to settle the output frequency to 0.1 ppm error is approximately 21 update periods. thus, the total time after powerup or a change in programmed frequency until the synthesized frequency is well settled (including time for self-tuning) is around 28 update periods or 140 s. rf and if outputs the rfout and ifout pins are driven by amplifiers that buffer the rf vcos and if vco, respectively. the rf output amplifier receives its input from either the rf1 or rf2 vco, depending upon which n-divider register was last written to. for example, programming the n-divider register for rf1 automatically selects the rf1 vco output. the rfout pin must be coupled to its load through an ac coupling capacitor. a matching network is required to maximize power delivered into a 50 ? load. the network consists of a 2 nh series inductance, which can be realized with a pc board trace, connected between the rfout pin and the ac coupling capacitor. the network is made to provide an adequate match to an external 50 ? load for both the rf1 and rf2 frequency bands. the matching network also filters the output signal to reduce harmonic distortion. a 50 ? load is not required for proper operation of the si4133g-x2. depending on transceiver requirements, the matching network may not be required. see figure 16 below. figure 16. rfout 50 ? test circuit the ifout pin must also be coupled to its load through an ac coupling capacitor. a matching network is also required to drive a 50 ? load. see figure 17 below. f out n ------------- - f ref 65 ------------- = f out n 65 ------ f ref = f out n200 khz = rfout 2 nh 560 pf 50 ?
si4133g-x2 18 rev. 1.2 figure 17. ifout 50 ? matching network reference frequency amplifier the si4133g-x2 provides a reference frequency amplifier. if the driving signa l has cmos levels it can be connected directly to the xin pin. otherwise, the reference frequency signal should be ac coupled to the xin pin through a 560 pf capacitor. powerdown modes table 8 summarizes the powerdown functionality. the si4133g-x2 can be powered down by taking the pwdn pin low or by setting bits in the powerdown register (register 2). when the pwdn pin is low, the si4133g- x2 is powered down regardless of the powerdown register settings. when the pwdn pin is high, power management is under control of the powerdown register bits. the reference frequency amplifier, if, and rf sections of the si4133g-x2 circuitry can be individually powered down by setting the powerdown register bits pdib and pdrb low, respectively. the reference frequency amplifier is also powered up if the pdrb and pdib bits are high. also, setting the autopdb bit to 1 in the main configuration register (register 0) is equivalent to setting both bits in the powerdown register to 1. the serial interface remains available and can be written in all powerdown modes. auxiliary output (auxout) the signal appearing on auxout is selected by setting the auxsel bits in the main configuration register (register 0). the ldetb signal can be selected by setting the auxsel bits to 11. as discussed previously, this signal can be used to indicate that the if or rf pll is about to lose lock because of excessive ambient temperature drift and should be re-tuned. the ldetb signal indicates a logical or resu lt if both if and rf are simultaneously generating a signal. ifout 18 nh 560 pf 50 ? table 8. powerdown configuration pwdn pin autopdb pdib pdrb if circuitry rf circuitry pwdn = 0 xxxoffoff pwdn = 1 000offoff 001offon 0 1 0 on off 0 1 1 on on 1xxonon
si4133g-x2 rev. 1.2 19 control registers note: registers 1 and 6?15 are reserved. writes to these registers may result in unpredictable behavior. any register not listed here is reserved and should not be written. table 9. register summary register name bit 17 bit 16 bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8 bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 0main configuration 0000 auxsel [1:0] 0000000 0 auto pdb 010 1 reserved 2 powerdown 0000000000000 0 0 0 pdib pdrb 3rf1 n- divider n rf1 [17:0] 4rf2 n- divider 0n rf2 [16:0] 5 if n-divider 0 0 n if [15:0] 6 reserved . . . 15 reserved
si4133g-x2 20 rev. 1.2 register 0. main configuration address field = a[3:0] = 0000 bit d17 d16 d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 name 0000 auxsel [1:0] 00000000 auto pdb 010 bit name function 17:14 reserved program to zero. 13:12 auxsel[1:0] auxiliary output pin definition. 00 = reserved. 01 = force output low. 10 = reserved. 11 = lock detect?ldetb. 11:4 reserved program to zero. 3 autopdb auto powerdown 0 = software powerdown is controlled by register 2. 1 = equivalent to setting all bits in register 2 = 1. 2 reserved program to zero. 1 reserved program to one . 0 reserved program to zero. register 2. powerdown address field (a[3:0]) = 0010 bit d17d16d15d14d13d12d11d10d9d8d7d6d5d4d3d2 d1 d0 name 0000000000000000 pdib pdrb bit name function 17:2 reserved program to zero. 1pdib powerdown if synthesizer. 0 = if synthesizer powered down. 1 = if synthesizer on. 0 pdrb powerdown rf synthesizer. 0 = rf synthesizer powered down. 1 = rf synthesizer on.
si4133g-x2 rev. 1.2 21 register 3. rf1 n-divider address field (a[3:0]) = 0011 bit d17d16d15d14d13d12d11d10d9d8d7d6d5d4d3d2d1d0 name n rf1 [17:0] bit name function 17:0 n rf1 [17:0] n-divider for rf1 synthesizer. register 4. rf2 n-divider address field = a[3:0] = 0100 bit d17d16d15d14d13d12d11d10d9d8d7d6d5d4d3d2d1d0 name 0n rf2 [16:0] bit name function 17 reserved program to zero. 16:0 n rf2 [16:0] n-divider for rf2 synthesizer. register 5. if n-divider address field (a[3:0]) = 0101 bit d17d16d15d14d13d12d11d10d9d8d7d6d5d4d3d2d1d0 name 00 n if [15:0] name function 17:16 reserved program to zero. 15:0 n if [15:0] n-divider for if synthesizer. only the following values are allowed (frequencies assume xin is 13 mhz): 7150 = 1070.4 mhz 7215 = 1080.0 mhz 7280 = 1089.6 mhz
si4133g-x2 22 rev. 1.2 pin descriptions: si4133g-xt2 pin number name description 1 sclk serial clock input 2 sdata serial data input 3 gndr common ground for rf analog circuitry 4 rfld pins for inductor connection to rf2 vco 5 rflc pins for inductor connection to rf2 vco 6 gndr common ground for rf analog circuitry 7 rflb pins for inductor connection to rf1 vco 8 rfla pins for inductor connection to rf1 vco 9 gndr common ground for rf analog circuitry 10 gndr common ground for rf analog circuitry 11 rfout radio frequency (rf) output of the selected rf vco 12 vddr supply voltage for the rf analog circuitry 13 auxout auxiliary output 14 pwdn powerdown input pin 15 xin reference frequency amplifier input 16 gndd common ground for digital circuitry 17 vddd supply voltage for digital circuitry 18 gndd common ground for digital circuitry 19 ifla pins for inductor connection to if vco 20 iflb pins for inductor connection to if vco 21 gndi common ground for if analog circuitry 22 ifout intermediate frequency (if) output of the if vco 23 vddi supply voltage for if analog circuitry 24 sen enable serial port input 124 223 322 421 520 619 718 817 916 10 15 11 14 12 13 sclk sdata gndr rfld rflc rflb gndr rfla gndr gndr rfout vddr sen vddi ifout gndi iflb ifla gndd vddd gndd xin pwdn auxout
si4133g-x2 rev. 1.2 23 pin descriptions: SI4133G-XM2 pin number name description 1 gndr common ground for rf analog circuitry 2 rfld pins for inductor connection to rf2 vco 3 rflc pins for inductor connection to rf2 vco 4 gndr common ground for rf analog circuitry 5 rflb pins for inductor connection to rf1 vco 6 rfla pins for inductor connection to rf1 vco 7 gndr common ground for rf analog circuitry 8 gndr common ground for rf analog circuitry 9 gndr common ground for rf analog circuitry 10 rfout radio frequency (rf) output of the selected rf vco 11 vddr supply voltage for the rf analog circuitry 12 auxout auxiliary output 13 pwdn powerdown input pin 14 gndd common ground for digital circuitry 15 xin reference frequency amplifier input 16 gndd common ground for digital circuitry 17 vddd supply voltage for digital circuitry 18 gndd common ground for digital circuitry 19 ifla pins for inductor connection to if vco 20 iflb pins for inductor connection to if vco 21 gndi common ground for if analog circuitry 22 gndi common ground for if analog circuitry 23 ifout intermediate frequency (if) output of the if vco 24 vddi supply voltage for if analog circuitry 25 sen enable serial port input 26 sclk serial clock input 27 sdata serial data input 28 gndr common ground for rf analog circuitry gnd pad sclk sdata gndr rfld rflc rflb gndr rfla rfout vddr sen vddi ifout gndi iflb ifla gndd vddd gndd xin pwdn auxout 21 20 19 18 17 16 15 8 9 10 11 12 13 14 28 27 26 25 24 23 22 1 2 3 4 5 6 7 gndr gndr gndr gndd gndi gndr
si4133g-x2 24 rev. 1.2 ordering guide ordering part number description package temperature SI4133G-XM2 rf1/rf2/if out 28-pin mlp ?20 to 85 o c si4133g-xt2 rf1/rf2/if out 24-pin tssop ?20 to 85 o c
si4133g-x2 rev. 1.2 25 package outline: si4133g-xt2 figure 18 illustrates the package details for the si4133g-xt2. tabl e 10 lists the values for the dimensions shown in the illustration. figure 18. 24-pin thin shrink small outline package (tssop) table 10. package diagram dimensions symbol millimeters typical* min max a ? 1.20 3 a1 0.05 0.15 3 b 0.19 0.30 c 0.09 0.20 3 d7.70 7.90 e 4.30 4.50 e0.65 bsc h6.40 bsc l 0.45 0.75 0 8 3 0.10 *note: to guarantee coplanarity ( ), the parameters marked ?typical? may be exceeded. approximate device weight is 115.7 mg. e h b d l c a a1 e
si4133g-x2 26 rev. 1.2 package outline: SI4133G-XM2 figure 19 illustrates the package details for the si4113g-xm 2. table 11 lists the values for the dim ensions shown in the illustration. figure 19. 28-pin micro leadframe package (mlp) table 11. package dimensions symbol millimeters min nom max a ? 0.85 0.90 a1 0.00 0.01 0.05 b 0.18 0.23 0.30 d, e 5.00 bsc d1, e1 4.75 bsc d2 2.55 2.70 2.85 e2 2.55 2.70 2.85 n28 nd 7 ne 7 e 0.50 bsc l 0.50 0.60 0.75 12 e1/2 e/2 e1 e a n d1 d1/2 d/2 d a1 a b n e l (nd?1) xe ref. bottom view top view (ne?1) xe ref. 1 2 3 1 2 3 ba1 e c l cc section "c?c" scale: none pin 1 id 0.20 r d2 e2
si4133g-x2 rev. 1.2 27 document change list revision 1.1 to revision 1.2 tssop outline updated.
si4133g-x2 28 rev. 1.2 contact information silicon laboratories inc. 4635 boston lane austin, texas 78735 tel:1+ (512) 416-8500 fax:1+ (512) 416-9669 toll free:1+ (877) 444-3032 email: productinfo@silabs.com internet: www.silabs.com silicon laboratories and silicon labs are trademarks of silicon laboratories inc. other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. the information in this document is believed to be accurate in al l respects at the time of publ ication but is subject to change without notice. silicon laboratories assumes no responsibility for errors and om issions, and disclaims responsib ility for any consequences resu lting from the use of information included herein. additionally, silicon labo ratories assumes no responsib ility for the functioning of und escribed fea- tures or parameters. silicon laboratories reserves the right to make changes without further not ice. silicon laboratories makes no war- ranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does silicon labor atories assume any liability arising out of t he application or use of any produc t or circuit, and specifically disclaims any and all liability , including without limitation consequential or incidental da mages. silicon laboratories products are not designed, intended, or authorized for use in applica- tions intended to support or sustain life, or for any other appl ication in which the failure of the silicon laboratories produc t could create a situation where personal injury or death may occur. should bu yer purchase or use silicon laboratories products for any such uni ntended or unauthorized application, buye r shall indemnify and hold sili con laboratories harmless against all claims and damages.


▲Up To Search▲   

 
Price & Availability of SI4133G-XM2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X